

# **Solar Charging Subsystem**

Oregon State University Group #12

Chris Field fieldch@oregonstate.edu 541-819-9819

Jinwon Kim kimjinw@oregonstate.edu 503-646-6805

Justin Chen chenjust@oregonstate.edu 503-726-6568

### **Table of Contents**

| 1. | Design Impact Statement                    | <b>Page</b> |
|----|--------------------------------------------|-------------|
| 2. | Project Timeline                           | 3           |
| 3. | Scope and Engineering Requirements Summary | 4           |
| 4. | Risk Register                              | 6           |
| 5. | Future Recommendations                     | 7           |
| 6. | References                                 | 11          |

### **Design Impact Statement**

It is evident that generating electricity from the solar panel instead of fossil fuels reduces greenhouse gas emissions. Greenhouse gas emissions lead to global temperature increase and climate change. By going solar, we can reduce demand for fossil fuels, which leads to very few air pollutants. Solar panels produce far lower greenhouse gas (GHG), fine particulate matter (PM 2.5), sulfur dioxide (SO2), carbon dioxide (CO2), and nitrogen oxides (NOx), all of which cause health problems [1]. According to the evidence from the National Renewable Energy Laboratory (NREL), solar power decreases the cases of chronic bronchitis, respiratory and cardiovascular problems [2]. As the NREL states, solar panels are safe and beneficial because they don't produce greenhouse gases or any toxic air.

Since lithium polymer batteries require lithium, the manufacturing of LiPo batteries could have cultural and social impacts. There have been many problems with the Ganzizhou Rongda lithium mine in Tibet. Fish in the nearby river were found dead following a chemical leak from the mine [3]. Mining lithium for the manufacturing of LiPo batteries can cause a negative impact on the culture of Tibet. Chile, another country with lots of lithium, is also affected. Mining lithium in Chile leaves big holes that destroy local habitats and polluting nearby grasslands and rivers [3]. The production of the LiPo battery we are using could have affected countries similar to Chile and Tibet.

Using a LiPo battery in our project has a lot of environmental impacts. Mining lithium for lithium battery manufacturing can cause lots of environmental damage [3]. Disposing lithium batteries also causes environmental damage [4]. There are many negative impacts to the environment from using a LiPo battery in our project. But there are some positive impacts. We are also using solar panels in our project to charge the batteries. Using solar panels to recharge the battery can help reduce the amount of batteries we dispose of. The less lithium batteries we dispose of and use the more we can help the environment. Looking at the bigger picture, solar panels can also be used to reduce carbon emissions. It provides a positive net environmental impact [5].

With increasing technological innovations and improvements, there have been cheaper and better solar charging systems that can be incorporated into our daily lives. Although using a solar powered system is beneficial, there are disadvantages to some people. One of the reasons is that the cost of energy is high and it can increase substantially [6]. People who live in a rural area or have not enough financial support, then it doesn't always make financial sense to install an energy storage system. As a member of this project, I can say that even making a smaller version of a solar charging system requires different knowledge on numerous concepts. If making a larger version of this product, the complicity of the solar system also increases. Also, the right type of environment or enough space might always not be available.

### **Project Timeline**

The purpose of creating a project timeline is to track the chronological order of events. This gives us an understanding of a project at just a glance, keeping the group informed. The reason why we're choosing a gantt chart to create a project timeline is because it conveys information visually. This gives us an instant overview of a project, its associated tasks, and when these need to be finished. The project goal is to complete all of the required meetings, assignments, and any tasks before the due date, and have our project completed by May 12. We want to utilize this timeline efficiently to keep track of what's coming and what's being done.

#### Solar Charging Subsystems Timeline

Oregon State University

|     |                         |          | 9/30/2020 (We<br>Donald Heer | ednesday)    | Displa | y Week:   |              | Week 3<br>12 Oct 2020<br>12 13 14 15 16 17 18 | Week 4<br>19 Oct 2020<br>19 20 21 22 23 24 29 | Week 5<br>26 Oct 2020<br>26 27 28 29 30 31 1 | Week 6<br>2 Nov 2020<br>2 3 4 5 6 7 | Week 7<br>9 Nov 2020<br>8 9 10 11 12 13 14 1 | Week 8<br>16 Nov 2020<br>5 16 17 18 19 20 21 22 | Week 9<br>23 Nov 2020<br>23 24 25 26 27 28 29 3 | Week 10<br>30 Nov 2020<br>30 1 2 3 4 5 6 |
|-----|-------------------------|----------|------------------------------|--------------|--------|-----------|--------------|-----------------------------------------------|-----------------------------------------------|----------------------------------------------|-------------------------------------|----------------------------------------------|-------------------------------------------------|-------------------------------------------------|------------------------------------------|
| WBS | Task                    | Lead     | Start                        | End          | Days   | %<br>Done | Work<br>Days | M T W Th F Sa Su                              | M T W Th F SaSı                               | IM T W Th F Sa Si                            | uMITWThFSas                         | SuM T W Th F SaS                             | uMITWThF SaSu                                   | M T W Th F Sa Su                                | M T W Th F Sa Su                         |
| 1   | Benchmarks              | [Name]   | ]                            |              |        |           |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 1.1 | Prototype               | Field, C | Mon 11/02/20                 | Fri 12/11/20 | 39     | 100%      | 30           |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 1.2 | BOM Selection           | Kim,J.   | Mon 11/02/20                 | Fri 12/11/20 | 39     | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 1.3 | Circuit Design          | All      | Mon 11/02/20                 | Fri 12/11/20 | 39     | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 1.4 | Circuit Simulation      | All      | Mon 11/02/20                 | Fri 12/11/20 | 39     | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 1.5 | PCB Fabrication         | All      | Mon 11/02/20                 | Fri 12/11/20 | 39     | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 1.6 | PCB Testing             | All      | Mon 11/02/20                 | Fri 12/11/20 | 39     | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 1.7 | Code Debugging          | Field, C | Mon 11/02/20                 | Fri 12/11/20 | 39     | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 1.8 | Order Parts             | Kim, J.  | Mon 11/02/20                 | Fri 12/11/20 | 39     | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2   | Milestone               | [Name]   | ]                            |              |        |           |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2.1 | Tech Demo Check         | All      | Mon 10/12/20                 | Fri 12/11/20 | 1      | 100%      | 45           |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2.2 | Block 1 Check-off       | All      |                              | Week 13      | 1      | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2.3 | Block 2 Check-off       | All      |                              | Week 16      |        | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2.4 | Final Block Check-off   | All      |                              | Week 19      |        | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2.5 | Initial System Check-of | All      |                              | Week 24      |        | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2.6 | Finial System Check-of  | f All    |                              | Week 27      |        | 100%      |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2.7 | Senior Expo             | All      |                              | Week 29      |        | 0%        |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |
| 2.8 | Party                   | All      |                              | Week 30      |        | 0%        |              |                                               |                                               |                                              |                                     |                                              |                                                 |                                                 |                                          |

| WBS  | Task I                                                         | Lead     | Start        | End          | Days | %<br>Done | Work<br>Days | M T W Th F Sa Su |  |  |
|------|----------------------------------------------------------------|----------|--------------|--------------|------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3    | Technical Demonstration [                                      | [Name]   |              |              |      |           |              |                                                                                                                                                                                            |  |  |
| 3.1  | Circuit and Layout F                                           | Field, C | Mon 10/12/20 | Fri 12/11/20 | 1    | 100%      | 45           |                                                                                                                                                                                            |  |  |
| 3.2  | Circuit and Layout                                             | Kim, J.  | Mon 10/12/20 | Fri 12/11/20 | 1    | 100%      | 45           |                                                                                                                                                                                            |  |  |
| 3.3  | Circuit and Layout 0                                           | Chen, J  | Mon 10/12/20 | Fri 12/11/20 | 1    | 100%      | 45           |                                                                                                                                                                                            |  |  |
| 3.4  | [Insert new rows above this one, then hide or delete this row] |          |              |              |      |           |              |                                                                                                                                                                                            |  |  |
| 4    | Meetings [                                                     | [Name]   |              |              |      |           |              |                                                                                                                                                                                            |  |  |
| 4.1  | Introductory Meeting w/Proje                                   | Kim, J.  | Mon 10/12/20 | Mon 10/12/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.2  | Biweekly Progress Video #1 F                                   | Field, C | Thu 10/15/20 | Thu 10/15/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.3  | Scope and Requirements M H                                     | Kim, J.  | Mon 10/19/20 | Mon 10/19/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.4  | Biweekly Progress Video #2 F                                   | Field, C | Thu 10/22/20 | Thu 10/22/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.5  | Meeting with Project Partner H                                 | Kim, J.  | Tue 10/27/20 | Tue 10/27/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.6  | Team Communication Evalu                                       | Kim, J.  | Thu 11/05/20 | Thu 11/05/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.7  | Biweekly Progress Video #3 F                                   | Field, C | Thu 11/05/20 | Thu 11/05/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.8  | Instructor System Architectu H                                 | Kim, J.  | Mon 11/09/20 | Mon 11/09/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.9  | Meeting With Project Partne H                                  | Kim, J.  | Tue 11/10/20 | Tue 11/10/20 | 1    | 100%      | 1            |                                                                                                                                                                                            |  |  |
| 4.10 | Biweekly Progress Video #4 F                                   | Field, C | Tue 11/10/20 | Thu 11/19/20 | 1    | 100%      | 8            |                                                                                                                                                                                            |  |  |
| 4.11 | Meeting with Project Partner H                                 | Kim, J.  | Tue 11/10/20 | Tue 11/24/20 | 1    | 100%      | 11           |                                                                                                                                                                                            |  |  |
| 4.12 | Biweekly Progress Video #5 F                                   | Field, C | Tue 11/10/20 | Thu 12/03/20 | 1    | 100%      | 18           |                                                                                                                                                                                            |  |  |

| WBS  | Task Lea                                                         | ad     | Start            | End          | Days | %<br>Done | Work<br>Days | M T W Th F Sa Su M T W Th F Sa |  |  |  |
|------|------------------------------------------------------------------|--------|------------------|--------------|------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 4.12 | Biweekly Progress Video #5 Fiel                                  | eld, C | Tue 11/10/20     | Thu 12/03/20 | 1    | 100%      |              |                                                                                                                                      |  |  |  |
| 4.13 | 3 [Insert new rows above this one, then hide or delete this row] |        |                  |              |      |           |              |                                                                                                                                      |  |  |  |
| 5    | Group Assignment [Na                                             | ame]   |                  |              |      |           |              |                                                                                                                                      |  |  |  |
| 5.1  | Engineering Requirements [ All                                   |        | Wed 10/14/20     | Thu 11/26/20 | 1    | 100%      | 32           |                                                                                                                                      |  |  |  |
| 5.2  | Team Protocols and Standa: All                                   |        | Wed 10/14/20     | Thu 10/15/20 | 1    | 100%      | 2            |                                                                                                                                      |  |  |  |
| 5.3  | Risk Register Assignment Fiel                                    | eld, C | Wed 10/14/20     | Thu 10/15/20 | 1    | 100%      | 2            |                                                                                                                                      |  |  |  |
| 5.4  | Risk Register Assignment Kim                                     | m, J.  | Wed 10/14/20     | Thu 10/15/20 | 1    | 100%      | 2            |                                                                                                                                      |  |  |  |
| 5.5  | Risk Register Assignment Che                                     | ien, J | Wed 10/14/20     | Thu 10/15/20 | 1    | 100%      | 2            |                                                                                                                                      |  |  |  |
| 5.6  | Block Diagram Draft All                                          |        | Wed 11/04/20     | Thu 11/26/20 | 1    | 100%      | 17           |                                                                                                                                      |  |  |  |
| 5.7  | Project Charter Assignment All                                   |        | Tue 11/10/20     | Thu 11/12/20 | 1    | 100%      | 3            |                                                                                                                                      |  |  |  |
| 5.8  | [Insert new rows above this one,                                 | , then | hide or delete t | his row]     |      |           |              |                                                                                                                                      |  |  |  |
| 6    | Professional Development [Na                                     | ame]   |                  |              |      |           |              |                                                                                                                                      |  |  |  |
| 6.1  | Professional Development A Fiel                                  | eld, C | Thu 10/15/20     | Sun 11/29/20 | 1    | 100%      | 32           |                                                                                                                                      |  |  |  |
| 6.2  | Professional Development Kim                                     | m, J.  | Thu 10/15/20     | Sun 11/29/20 | 1    | 100%      | 32           |                                                                                                                                      |  |  |  |
| 6.3  | Professional Development A Che                                   | ien, J | Mon 10/12/20     | Sun 11/29/20 | 1    | 100%      | 35           |                                                                                                                                      |  |  |  |

### Scope & Engineering Requirements Summary

The scope of this project will be two fully functional designs for a solar charging subsystem; a low output current (100mA) design and a high output current (5A) design will constitute the main deliverables. The designs will be small, solar powered, contain their own battery and have schematic and pcb layouts that are easy for ECE students to read/modify/manufacture.

The engineering requirements of this project are listed below. The first requirement is that the system must report state of charge information accurately, which will be achieved using a Coulomb counter with the appropriate resolution. The second requirement is that the system must be at least 90% efficient in the power flow from the solar cell to the output. The third requirement is that the system output must be controlled by an enable signal, additionally, when disabled the system will drain no more than twice the battery self-discharge rate. The fourth requirement is that the system will communicate all relevant data over an I2C serial interface. The fifth and sixth requirements are that the high and low current designs will provide reliable output for Y hours and X hours, respectively, which will be determined by the capacity of the battery chosen. The seventh requirement is that the system designs should have easy-to-read KiCAD files, which will be tested via a doodle poll 7 question quiz for ECE capstone seniors based on viewing of our system schematic. The final eighth requirement is that the low and high current designs will properly charge when used with a specific voltage range of solar panels.

 Customer Requirement: The system must provide information over a serial communication interface Engineering Requirement: The system must provide S.O.C., battery voltage, and current data via I2C

- Customer Requirement: The system must use Coulomb Counter in both designs Engineering Requirement: The system must report remaining amp-hours correctly within 5% Ah for both the 100mA and 5A design.
- **3.** Customer Requirement: The system must be as energy efficient as possible. Engineering Requirement: The system must lose no more than 10% power when transferred from solar cell to the output.
- 4. **Customer Requirement:** The system must be able to be controlled from another system Engineering Requirement: The system must have an enable signal that when disabled, the system will drain no more than twice the battery self discharge rate.
- 5. **Customer Requirement:** The system must have a high current design Engineering Requirement: The high current design must provide 5A for at least 6 minutes.
- 6. **Customer Requirement:** The system must have a low current design Engineering Requirement: The low current design must provide 100mA or at least 15 minutes.
- 7. Customer Requirement: The system should be "plug and play." Engineering Requirement: The system must have schematics and PCB design files that are easy to read for 9 out of 10 ECE seniors who can answer a 7 question technical quiz about the design after viewing the schematic for 5 minutes. Q1. What serial communication protocol is being used between the coulomb counter and the microcontroller? Q2. What section of the system must be changed to have different output current? Q3. What type converter is being used on the charging circuit? Q4. What resistor must be changed to alter the resolution of the coulomb counter? Q5. Does the schematic contain a battery protection circuitry? Q6. Does the microcontroller in the design provide information to the external users? Q7. Based on these two design files, which one is the high current design and which one is the low current design?
- 8. **Customer Requirement:** The system must be solar powered Engineering Requirement: The LC System will charge with panels between 1.5V and 5V while the HC System will charge from at least 12V.

## **Risk Register**

| Risk<br>ID | Risk Description                                                           | Risk Category                                                     | Risk<br>Probability | Risk<br>Impact | Performance<br>Indicator                                                                                     | Responsible<br>Party                                                                                   | Action Plan                                                |
|------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------|----------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| R1         | Estimating/scheduling<br>errors due to time<br>conflict for each<br>member | Planning,<br>Program<br>management,<br>Timeline,<br>communication | 10%                 | L              | Text or<br>email<br>notification,<br>regulatory<br>meeting                                                   | Student B<br>will look at<br>each<br>member's<br>schedule to<br>figure out<br>the best time<br>to meet | Reduce, stick<br>to the<br>schedule and<br>show up         |
| R2         | Weather could<br>interrupt solar panel<br>testing protocols                | External,<br>environmental,<br>facilities                         | 30%                 | М              | Highly<br>divergent<br>temperatures<br>, weather<br>channel                                                  | Student C<br>will keep an<br>eye on the<br>forecast and<br>maintain<br>testing<br>schedule             | Retain,<br>postpone<br>testing is<br>needed                |
| R3         | Vendor delay could<br>interrupt board<br>assembly and testing<br>protocols | Cost, technical,<br>external                                      | 30%                 | М              | Email from<br>vendor,<br>news<br>regarding<br>COVID                                                          | Student A<br>will keep an<br>eye on the<br>supplies<br>deadline due<br>to COVID<br>situation           | Retain, buy<br>extra<br>components/<br>parts               |
| R4         | Incompatible interface<br>can cause system<br>malfunction                  | Technical,<br>communication                                       | 20%                 | Н              | Specs and<br>requirement<br>not<br>matching,<br>feedback<br>from project<br>parner,<br>datasheet<br>mismatch | Student B<br>will<br>investigate<br>any missing<br>information                                         | Reduce,<br>clearly states<br>definitions<br>before testing |

| R5 | Limited lab access can<br>delay technical<br>demonstration due to<br>COVID situation | Technical,<br>facilities,<br>planning | 10% | М | Doodle poll<br>sign up for<br>lab access,<br>email<br>notification<br>from class | Student A<br>will<br>schedule for<br>a lab<br>manufacture<br>r the board | Retain, get<br>lab access at<br>Kelly if<br>needed |
|----|--------------------------------------------------------------------------------------|---------------------------------------|-----|---|----------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------|
|----|--------------------------------------------------------------------------------------|---------------------------------------|-----|---|----------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------|

Pretty much every risk register listed above occurred during our project life cycle. Because our project involved using a solar panel as an input (light source) and the system review happened in early spring, the weather interrupted the solar panel testing protocols. Due to COVID, we had vendor delay as well as limited lab access, which interfered with assembly and testing protocols. Luckily, we did not have incompatible interfaces, which didn't cause a system malfunction. One lesson learned throughout this process is to plan ahead and correspond our test dates with good weather so we don't get inaccurate readings from the solar panels. We also learned to plan ahead and reserve lab spots early due to the limited lab availability.

### **Future Recommendations**

| Recommendation                                                                                                                                          | Reasoning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Starting Point                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ol> <li>Choose SMD<br/>components with large<br/>metrics (2512+ for<br/>passives). Use through<br/>hole components as<br/>much as possible.</li> </ol> | Our team chose 0805 metrics<br>for our SMD components and<br>had a lot of difficulty with<br>soldering. Accidentally losing<br>components also became a<br>huge issue when they fell off<br>of a workstation onto the<br>floor and were impossible to<br>locate. We had only one<br>larger SMD resistor at 2512<br>metric and it was significantly<br>easier to work with than<br>0805. Additionally, through<br>hole components were in<br>general much easier to use<br>than SMD components. | When working on the design,<br>make sure to check the actual<br>dimensions for available<br>components before finalizing.<br>It will save a lot of time. You<br>may find the component you<br>are relying on is not available<br>in a reasonable size for<br>soldering |
| 2. Heavily simulate and<br>test circuits early on in<br>the design stage<br>(fall-winter terms).                                                        | Our team did not begin<br>construction for many of the<br>required circuits until spring<br>term. We discovered many                                                                                                                                                                                                                                                                                                                                                                           | After coming up with basic<br>initial circuit designs, heavily<br>simulate them in SPICE and<br>plot transient results of                                                                                                                                              |

|                                                                                                                           | issues that in some cases<br>required a complete redesign<br>of entire blocks, which thus<br>resulted in an extremely<br>heavy workload that could<br>have been prevented by early<br>testing and simulation.                                                                                                                                                                             | current and voltage versus<br>time to make sure the<br>circuitry is behaving exactly<br>as expected. Purchase<br>components and test them on<br>a protoboard with an<br>oscilloscope or multimeter.<br>Do this as early as possible.                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3. When designing<br>battery protection, use<br>high side PMOS<br>transistors instead of<br>NMOS low side<br>transistors. | Our team used NMOS battery<br>protection which created a lot<br>of ground voltage issues due<br>to the on resistance of the<br>MOSFET. This can be<br>avoided with high side PMOS<br>that allows the whole circuit<br>to be on the same ground.                                                                                                                                           | When selecting PMOS<br>transistors, it is very<br>important to make sure they<br>have a maximum drain<br>current rating that exceeds the<br>output requirements. It is also<br>very important to make sure<br>the PMOS is "logic-level"<br>drive, which means that they<br>turn fully on at $ Vgs  \le -5V$ .<br>Ideally they should be fully<br>on at $ Vgs  = Vbatt$ . |
| <ol> <li>Use wide 2oz copper<br/>traces for high current<br/>designs.</li> </ol>                                          | Our team waited too long to<br>order our PCB and thus could<br>not order a board with 2oz<br>copper since the shipping<br>time would have put us past<br>the due date. As such with the<br>loz copper option we had to<br>make ridiculously wide traces<br>for a 5A output, which in turn<br>made PCB layout much more<br>tedious and difficult.                                          | Finish testing and simulation<br>early on so that time is not an<br>issue for ordering the right<br>board. Plan on 2oz copper<br>board shipping times from the<br>beginning for high current<br>designs. Use a PCB trace<br>width calculator (many<br>available online) and make<br>the traces to be a factor larger<br>than the minimum.                                |
| 5. For high current<br>designs, use multiple<br>lithium ion cells in<br>parallel.                                         | Our team's design only uses<br>one lithium ion battery. This<br>results in a low capacity for<br>the high current design.<br>Connecting multiple identical<br>lithium ion cells in parallel<br>would increase the capacity<br>by a factor of = ( $\#$ cells)*(cell<br>capacity). This would greatly<br>improve the system's total<br>battery life and allow for<br>longer usage duration. | Find your target duration in<br>hours and load current in<br>amps, then multiply to find<br>the amp hour capacity<br>required and use that to<br>determine the number of<br>batteries needed in parallel.<br>Make sure parallel connected<br>batteries are identical and are<br>at the exact same voltage to<br>prevent damage. Also, use a<br>larger charging current.  |

| 6. Use 18650 lithium ion battery cells.                                                                                                                        | Initially our team was using<br>rectangular 3.7v lithium ion<br>cells that use Micro JST<br>connectors. These batteries<br>were very difficult to work<br>with due to built in protection<br>circuits and no direct access<br>to the terminals. Switching to<br>18650 cylindrical cells made<br>our lives a lot easier due to<br>direct access to the terminals<br>and no built in protection<br>circuits.                   | Lots of high capacity 18650<br>cells can be purchased from<br>18650 battery store website:<br>https://www.18650batterystor<br>e.com/<br>I recommend the Samsung<br>batteries, some of which are<br>rated at fairly high continuous<br>discharge currents of >20A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7. Use an adjustable voltage regulator to limit output current by connecting a resistor to the Vout pin and connecting the ADJ pin to the end of the resistor. | Initially our team selected a<br>specialized IC to be our high<br>side switch/current limiter.<br>This component ended up<br>being so small and practically<br>non solderable that we had to<br>redesign our output control<br>block completely. The<br>redesign was using a PMOS<br>as the switch and an<br>adjustable voltage regulator<br>as a current limiter, which<br>worked very well and was<br>much simpler to use. | This youtube video really<br>helped me understand how to<br>limit output current with an<br>adjustable voltage regulator:<br>https://www.youtube.com/wat<br>ch?v=bT_cLojINhk[7]<br>Since the regulator maintains<br>a fixed voltage between Vout<br>and ADJ, connecting ADJ to<br>the end of a resistor<br>connected to Vout creates a<br>fixed current through the<br>resistor. The output load<br>connects to the resistor in<br>series and now it can only<br>draw a maximum current<br>given by Vref/R. Vref is the<br>fixed voltage between Vout<br>and ADJ and can be found in<br>the datasheet of the regulator<br>you decide to choose. Make<br>sure the maximum output<br>current rating of the regulator<br>is larger than the maximum<br>current given by Vref/R. |
| 8. Use a TP4056<br>module(s) to charge<br>the batteries.                                                                                                       | Our team used TP4056<br>modules and from the<br>beginning they worked very<br>reliably and consistently for<br>the whole project duration.<br>They are very cheap and can                                                                                                                                                                                                                                                    | Connect the battery terminals<br>to +B and -B. Connect the<br>solar panel terminals to +/ I<br>recommend buying the<br>modules off of amazon with<br>prime shipping:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

|                                                                                                                           | be found easily on amazon.<br>They also come with a micro<br>USB connector which means<br>they can easily charge the<br>batteries from a computer or a<br>wall adapter if needed. They<br>also have built in overcharge<br>protection which makes<br>designing battery protection<br>circuitry a lot simpler.                                                                                       | https://www.amazon.com/HiL<br>etgo-Lithium-Battery-Chargin<br>g-Protect/dp/B00LTQU2RK/r<br>ef=sr_1_3?dchild=1&keywor<br>ds=Tp4056&qid=162149590<br>4&sr=8-3                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9. For high current<br>designs, use heatsinks<br>for power mosfets and<br>other ICs that are in<br>the high current path. | Without a heatsink our<br>current limiting voltage<br>regulator was going into<br>thermal shutdown every 15<br>seconds when outputting<br>>5A. After solving a thermal<br>resistance network calculation<br>and attaching a heatsink with<br>the proper theta, our system<br>could steadily provide 5A<br>without ever getting close to<br>thermal shutdown.                                        | Use a thermal resistance<br>network to calculate the<br>required heat sink theta. In<br>addition, apply thermal paste<br>between the transistor and the<br>heatsink. If a metal enclosure<br>is used, design the system<br>such that high temperature<br>components can dissipate<br>heat into the enclosure. |
| 10. For I2C<br>communications, use<br>polling and not<br>interrupts.                                                      | Since I2C has only one<br>interrupt vector in AVR chips<br>and there are a lot of different<br>situations that cause the<br>microcontroller to jump to<br>that vector, it is not very<br>simple to implement a single<br>interrupt service routine to<br>handle every one of these<br>situations. Switching to<br>polling makes handling I2C<br>communications a lot simpler<br>and more effective. | Use an external I/O pin as a<br>global indicator to notify all<br>devices on the network when<br>the bus is being used. This<br>will prevent collisions and<br>allow for smoother and<br>simpler communications via<br>polling.                                                                               |

### References

[1] The Environmental and Public Health Benefits of Achieving High Penetration of Solar Energy in the United States, EERE. [Online]. Available: https://www.energy.gov/eere/solar (visited 4/15/2021).

[2] *The Environmental and Public health Benefits of Achieving High Penetrations of Solar Energy in the United States, NREL.* [Online]. Available: https://www.nrel.gov/docs/f y16osti/65628.pdf (visited 4/15/2021).

[3] "Is the Nobel Prize-winning lithium-ion battery really having a positive impact on the environment?," NS Energy. [Online].

Available:https://www.nsenergybusiness.com/features/lithium-ion-battery-environmental-impact/ .[Accessed: 17-Apr-2021].

[4] D. H. P. Kang, M. Chen, and O. A. Ogunseitan, "Potential environmental and human health impacts of rechargeable lithium batteries in electronic waste, "Environmental science & technology. [Online].

Available:https://www.ncbi.nlm.nih.gov/pmc/articles/PMC5920515/.[Accessed: 17-Apr-2021].

[5] "*The Positive and Negative Environmental Impacts Of Solar Panels,*"*Kuby Energy.* [Online].Available:https://kubyenergy.ca/blog/the-positive-and-negative-environmental-impactsof-solar-panels.[Accessed: 17-Apr-2021].

[6] *Solar Power 101: Advantages & Disadvantages, Environmental Science*. [Online]. Available: https://www.environmentalscience.org/solar-power-101(visited 2/25/2021).

[7]*Back to Basics II: Adjustable Current Regulator with the LM317.* https://www.youtube.com/watch?v=bT\_cLojINhk&t=13s YouTube, 2018.